## USN CBCS SCIEME 21EC52 (10 Marks) (10 Marks) ## Fifth Semester B.E./B.Tech. Degree Examination, Dec.2024/Jan.2025 Computer Organization and ARM Microcontrollers | | Computer Organization and Akin Microcontroll | CIS | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Time: | 3 hrs. Max. M | Marks: 100 | | | Note: Answer any FIVE full questions, choosing ONE full question from each m | odule. | | • | Module-1 | | | 1 a. | Explain the pipelining and superscalar operation. | (05 Marks | | b. | Briefly explain the different key parameters that affects the processor performan | | | 0. | Bitetij enplaat tat aantal ta a | (05 Marks | | c. | With a neat diagram, explain basic operational concept of computer. | (10 Marks | | | OR | | | a. | Mention the difference between Big-endian and Little-endian assignments. | (05 Marks | | _ | Explain the different types of addressing modes. | (10 Marks | | b. | With diagram explain the Interrupt Hardware. | (05 Marks | | c. | | (or mann | | | Module-2 | | | a. | With diagram explain the internal organization of a 2M×8 dynamic memory chi | | | b. | Explain the operations of synchronous DRAM. | (10 Marks | | | OR | | | a. | Explain the different types of memories. | (10 Mark | | a.<br>b. | With neat diagram explain the multiple bus organization. | (10 Mark | | υ. | According to the second | <u> </u> | | | Module-3 | (4037.1 | | a. | Explain the architecture of ARM core dataflow model. | (10 Mark | | b. | With neat diagram explain the ARM based embedded system. | (10 Mark | | | OR | | | a. | Explain the ARM condition flag register. | (05 Mark | | b. | What is pipeline? Explain the 3-stage ARM pipeline. | (05 Mark | | c. | Explain the architecture of ARM processor. | (10 Mark | | * 1 | | | | | Module-4 | | | a. | With example explain the following instructions: i) ADC ii) EOR iii) SWI iv) UMULL v) SBC | (10 Mark | | | 1) 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | (10 Mark | | b. | With neat diagram explain the ARM stack operation. | (10 Maik | | | OR | | | a. | Explain the ARM Registers and also explain each. | (10 Mark | | b. | | | | | i) CLZ ii) QADD iii) QSUB iv) SMLAxy v) QDADD | (10 Mark | | | Module-5 | | | | | | | a. | Explain the following THUMB instructions: i) TST ii) ROR iii) BX iv) BKPT v) ASR | (10 Mark | | 1. | Di di ADM di di Ci data tranca | (10 Mark | | b. | Annearth. | (20 1121111 | | | OR | | | | | /4 O 3 F | Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages. 2. Any revealing of identification, appeal to evaluator and /or equations written eg, 42+8 = 50, will be treated as malpractice. 10 With example explain the single register and multiple register load store ARM instructions. Explain the ARM function calls and loop operations.