## GBCS SCHEME

| USN |  |  |  |  |  |  |  |  |  |  |  |
|-----|--|--|--|--|--|--|--|--|--|--|--|
|-----|--|--|--|--|--|--|--|--|--|--|--|

18EE34

# Third Semester B.E. Degree Examination, July/August 2022 Analog Electronic Circuits

Time: 3 hrs.

Max. Marks: 100

Note: Answer any FIVE full questions, choosing ONE full question from each module.

#### Module-1

- a. Draw a double ended clipper circuit and explain the working principle with transfer characteristics. (08 Marks)
  - b. Explain the operation of transistor as a switch with suitable circuit and necessary waveforms.

    (05 Marks)
  - c. For the voltage divider bias circuit,  $V_{CC}=16V$ ,  $V_{BE}=0.7V$ ,  $\beta=80$ ,  $R_1=62K\Omega$ ,  $R_2=9.1K\Omega$ ,  $R_C=3.9K\Omega$ ,  $R_E=680\Omega$ . Calculate quiescent base, collector currents and collector to emitter voltage.

#### OR

- 2 a. Derive an expression for SI<sub>CO</sub> and SV<sub>BE</sub> of emitter bias stabilization circuit. (08 Marks)
  - b. Draw and explain the working of clamper circuit which clamps negative peak of a single to zero.

    (06 Marks)
  - c. For the fixed bias configuration shown in Fig.Q2(c), determine  $I_{BQ}$ ,  $I_{CQ}$ ,  $V_{CEQ}$  and saturation level for the network. Given  $V_{BE} = 0.7V$ ,  $\beta = 50$ . (06 Marks)



### Module-2

- 3 a. Compare the characteristics of CB, CE and CC configuration of transistor. (04 Marks)
  - b. Derive an expression for Z<sub>i</sub> and Z<sub>0</sub> for emitter follower configuration using approximate hybrid model. (08 Marks)
  - c. A CE amplifier uses  $R_L = R_S = 1 \text{K}\Omega$ . The h-parameters are  $h_{ie} = 1.1 \text{K}\Omega$ ,  $h_{re} = 2.5 \times 10^{-4}$ ,  $h_{fe} = 50$ ,  $h_{0e} = 25 \mu \text{A/v}$ . Find voltage gain, current gain, input impedance and output admittance.

#### OR

- 4 a. Starting from the fundamentals, define h-parameters and obtain h-parameter equivalent circuit of common emitter configuration. (08 Marks)
  - b. State and prove Miller's theorem with its dual.

(08 Marks)

c. The h-parameters for the transistor are  $h_{ie} = 1.1 \text{K}\Omega$ ,  $h_{fe} = 99$ ,  $h_{re} = 2.5 \times 10^{-4}$  and  $h_{0e} = 25 \mu \text{A/v}$ , find h-parameters for common base configuration. (04 Marks)

(12 Marks)

(08 Marks)

Obtain expression for input impedance, current gain and voltage gain of a Darlington emitter 5 (10 Marks) follower circuit with hybrid parameter equivalent circuit. With a simple block diagram, explain the concept of feedback amplifier. (06 Marks) The overall gain of a multistage amplifier is 100. When negative feedback is applied the gain reduces to 10. Find the fraction of the output that is feedback to the input. (04 Marks) With the help of circuit diagram discuss the importance of cascade connection of transistors. 6 (06 Marks) (04 Marks) Mention the advantages of negative feedback amplifier. Using the block diagram approach, derive an expression for A<sub>f</sub> and Z<sub>if</sub> for voltage series (10 Marks) feedback amplifier. Module-4 With circuit diagram, explain the operation of Wein bridge oscillator. Also derive its (08 Marks) frequency of oscillation. b. With the help of circuit diagram, explain the working of Hartley oscillator. (06 Marks) c. Calculate the power dissipated in the individual transistor of a class B push-pull power (06 Marks) amplifier if  $V_{CC} = 18V$  and  $R_L = 4\Omega$ . OR Explain the operation of series fed, directly coupled class A power amplifier. Derive its (10 Marks) efficiency interms of rms valves. (04 Marks) b. State the advantage of push pull operation, c. A crystal has these values L=3H,  $C_S=0.5pF$ ,  $R=5K\Omega$  and  $C_m=10pF$ . Calculate  $f_s$  and  $f_p$ (06 Marks) of the crystal. Module-5 (12 Marks) Explain the construction, operation and characteristics of n-channel JFET. Discuss the differences between FET and BJT. (04 Marks) A JFET has  $g_m = 5mV$  at  $V_{GS} = 1V$ . Find  $I_{DSS}$  if pinch –off voltage  $V_p = -2V$ . (04 Marks) With neat sketches, explain the construction operations and characteristics of n-channel

Module-3

b. Draw the JFET amplifier using fixed bias configuration. Derive Zi, Zo and Av using small

depletion type MOSFET.

model.