# Third Semester B.E. Degree Examination, July/August 2022 **Digital System Design**

Time: 3 hrs.

Any revealing of identification, appeal to evaluator and /or equations written eg, 42+8 = 50, will be treated as malpractice.

Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages.

Max. Marks: 100

Note: Answer any FIVE full questions, choosing ONE full question from each module.

## Module-1

1 Convert the following Boolean function into minterm canonical or maxterm canonical form:

(i)  $y = \omega x + yz$ 

(ii) (A+B+C)(A+D)

(06 Marks)

Simplify the Boolean function and identify the prime and essential prime implicants:

(i)  $f(a,b,c,d) = \sum m(1,5,7,8,9,10,11,13,15)$ 

(ii)  $f(a,b,c,d) = \pi M (0, 2, 3, 8, 9, 10, 12, 14)$ 

(06 Marks)

Simplify the given Boolean function using Quine-Mc Cluskey method.

 $f(a,b,c,d) = \sum m(0, 1, 2, 3, 6, 7, 8, 9, 14, 15)$ 

(08 Marks)

OR

- Design a combinational logic circuit that has three input variables and produces a logic 1 2 output when more than one input variables are logic 1. (06 Marks)
  - Simplify the following Boolean function using K-map.

 $f(w,x,y,z) = \pi(2, 3, 8, 9, 10, 11, 12, 13, 14, 15)$ 

(ii)  $f(w,x,y,z) = \sum m(6, 7, 9, 10, 13) + \sum d(1, 4, 5, 11, 15)$ 

(06 Marks)

Simplify the given Boolean function using Quine-Mc Clusky method.

 $f(w,x,y,z) = \sum m(1,3,13,15) + \sum d(8,9,10,11)$ 

(08 Marks)

Module-2

- Design a combinational circuit using 3:8 decoder (IC 74138) that generates a logic 1 3 output when majority of 4 inputs are true. (06 Marks)
  - Explain 4-bit carry look ahead adder with neat diagram. b.

(08 Marks)

Implement a full adder using PAL.

(06 Marks)

Implement  $f(w, x, y, z) = \sum m(0, 1, 2, 4, 5, 7, 8, 9, 12, 13)$  using 8 : 1 MUX with w,x,y as select (06 Marks)

Design 2-bit magnitude comparator. b.

(08 Marks)

Explain the Basic Architecture of a Xilinx XCR3064XL CPLD.

(06 Marks)

Module-3

- Explain the working of Master Slave JK Flip-Flop with function table and timing diagram. 5 a. (08 Marks)
  - Differentiate between Flip Flops and Latches. b.

(04 Marks)

Design an universal shift Register using positive edge triggered DFF having the behavior as specified.

| Mode | Operation     |
|------|---------------|
| 00   | Hold          |
| 01   | Shift right   |
| 10   | Shift left    |
| 11   | Parallel load |

(08 Marks)

1 of 3

#### OR

- 6 a. Explain positive edge Triggered D Flip Flop with the help of circuit diagram and waveform.
  (08 Marks)
  - b. Obtain the characteristic equation for the following Flip Flop (i) J.K. (ii) S.R. (06 Marks)
  - c. Design a mod-8 asynchronous upcounter using negative edge triggered JK FF. (06 Marks)

### Module-4

- 7 a. Design a synchronous mod-6 counter using clocked JK Flip Flop for the sequence 0-2-3-6-5-1 (08 Marks)
  - b. Distinguish between Moore and Melay model with necessary block diagram. (06 Marks)
  - c. Analyze the following synchronous circuit. (Refer Fig. Q7 (c))



#### OR

- 8 a. Design a synchronous mod-6 counter using clocked T-Flip Flop for the sequence, 0-2-3-6-5-1. (06 Marks)
  - b. Draw the state diagram, for the sequential circuit shown. (Refer Fig. Q8 (b))



(08 Marks)

c. Analyze the given synchronous sequential circuit. (Refer Fig. Q8 (c))



Module-5

9 a. Design a Mealy type sequence detector to detect a serial input sequence of 101.
b. List the guidelines for construction of state graphs.
(08 Marks)
(06 Marks)

c. With the help of neat block diagram, explain serial adder with accumulator. (06 Marks)

#### OR

10 a. Design a Moore type sequence detector to detect a serial input sequence of 101. (08 Marks)

b. Construct Moore and Mealy state diagram, that will detect input sequence 10110, when input pattern is detected, z is asserted high. Give state diagrams for each state. (06 Marks)

c. With the help of neat block diagram, explain parallel binary divider. (06 Marks)