## CBCS SCHEME USN 18CS34 ## Third Semester B.E. Degree Examination, July/August 2021 **Computer Organization** Time: 3 hrs. Max. Marks: 100 - Note: Answer any FIVE full questions. With neat block diagram, explain the basic operational concepts of a computer. (05 Marks) 1 a. Write basic performance equation and explain and define the terms involved in it. (05 Marks) What is an Addressing mode? Explain the following addressing modes with one example for iii) Indirect viv) Auto increment. (10 Marks) each: i) Absolute ii) Immediate Explain Big – Endian and Little – Endian assignment. Consider a computer that has a byte 2 addressable memory organized in 32 words, according to Little - Endian scheme. A program reads ASCII characters entered at a keyboard and store them in successive byte location starting at 2000. Show how the contents of the three memory words at locations 2000, 2004 and 2008 after the string "VTU BELAGAVI" has been entered. (ASCII codes : V = 56H, T = 54H, U = 55H, " = 20H, B = 42H, E = 45H, L = 4 CH, A = 41H, G = 47H, (05 Marks) I = 49H). b. Register R<sub>1</sub> and R<sub>2</sub> of computer contain the decimal values 1200 and 4600. What is Effective Address (EA) of the memory operand in each of the following instructions? Move # 3000, $R_5$ (iii) Store 30 ( $R_1$ , $R_2$ ), $R_5$ Load 20 (R<sub>1</sub>), R<sub>5</sub> ii) v) Subtract $(R_1) + R_5$ . (05 Marks) iv) $Add - (R_2)$ , $R_5$ Explain Logical shift and Rotate instructions with examples. (10 Marks) Explain Memory mapped I/O and I/O mapped I/O. (06 Marks) 3 a. With neat diagram, explain Centralized bus arbitration and distributed bus arbitration. b. (08 Marks) What is DMA? Explain the registers in a DMA interface. (06 Marks) Define Interrupt. With example, explain the concept of interrupt. What are the overheads 4 a. incurred in handling interrupt? - (06 Marks) - With neat diagram, explain the synchronous bus transfer during an input operation. b. (08 Marks) Explain the tree structure of USB with split bus operation. (06 Marks) - Define i) Memory latency ii) Memory Bandwidth iii) Hit rate Miss penalty. 5 (04 Marks) - With a neat diagram, explain the internal organisation of a 2M × 8 dynamic memory chip. b. (10 Marks) - With a neat diagram, explain the memory hierarchy with respect to speed, size and cost. (06 Marks) - With neat diagrams, explain internal structure of i) Static RAM, cell and ii) ROM cell. 6 (08 Marks) - What is Memory Mapping? With neat diagram explain - i) Direct mapping - Set Associative mapping. ii) (12 Marks) 7 a. Perform following operations on the 5 – bit signed numbers using 2's complement representation system. Also indicate whether the overflow has occurred. i) (-9) + (-7) ii) (+7) - (-8). part in the state of the con- (04 Marks) b. With neat diagram, explain 4 – bit carry – look ahead adder. (08 Marks) c. Perform multiplication for -13 and +9. Using Booth's Algorithm. (08 Marks) - 8 a. Design a logic circuit to perform addition / subtraction of two 'n' bit numbers X and Y. (04 Marks) - b. Perform the division of numbers 8 by 3 (8÷3) using Restoration Division method. (08 Marks) - With neat diagram, explain Register configuration for sequential multiplication. (08 Marks) - 9 a. With a neat diagram, explain Single bus organisation of data path inside a processor. (10 Marks) - b. What are the actions required to Excuse a complete instruction. Add (R<sub>3</sub>), R<sub>1</sub>. Give the control sequence for execution of instruction Add (R<sub>3</sub>), R<sub>1</sub>. (10 Marks) - 10 a. With neat diagram, explain the Microprogrammed Control method for design of control unit and write the micro routine for the instruction Branch < 0. (10 Marks) - b. Bring out the difference between Microprogrammed control and Hard wired control. (04 Marks) - c. With neat diagram, explain 4 Stage pipeline. (06 Marks)